allwinner_a64/android/external/llvm/lib/Target/Sparc
2018-08-08 16:14:42 +08:00
..
AsmParser upload android base code part2 2018-08-08 16:14:42 +08:00
Disassembler upload android base code part2 2018-08-08 16:14:42 +08:00
InstPrinter upload android base code part2 2018-08-08 16:14:42 +08:00
MCTargetDesc upload android base code part2 2018-08-08 16:14:42 +08:00
TargetInfo upload android base code part2 2018-08-08 16:14:42 +08:00
CMakeLists.txt upload android base code part2 2018-08-08 16:14:42 +08:00
DelaySlotFiller.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
LeonFeatures.td upload android base code part2 2018-08-08 16:14:42 +08:00
LeonPasses.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
LeonPasses.h upload android base code part2 2018-08-08 16:14:42 +08:00
LLVMBuild.txt upload android base code part2 2018-08-08 16:14:42 +08:00
README.txt upload android base code part2 2018-08-08 16:14:42 +08:00
Sparc.h upload android base code part2 2018-08-08 16:14:42 +08:00
Sparc.td upload android base code part2 2018-08-08 16:14:42 +08:00
SparcAsmPrinter.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcCallingConv.td upload android base code part2 2018-08-08 16:14:42 +08:00
SparcFrameLowering.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcFrameLowering.h upload android base code part2 2018-08-08 16:14:42 +08:00
SparcInstr64Bit.td upload android base code part2 2018-08-08 16:14:42 +08:00
SparcInstrAliases.td upload android base code part2 2018-08-08 16:14:42 +08:00
SparcInstrFormats.td upload android base code part2 2018-08-08 16:14:42 +08:00
SparcInstrInfo.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcInstrInfo.h upload android base code part2 2018-08-08 16:14:42 +08:00
SparcInstrInfo.td upload android base code part2 2018-08-08 16:14:42 +08:00
SparcInstrVIS.td upload android base code part2 2018-08-08 16:14:42 +08:00
SparcISelDAGToDAG.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcISelLowering.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcISelLowering.h upload android base code part2 2018-08-08 16:14:42 +08:00
SparcMachineFunctionInfo.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcMachineFunctionInfo.h upload android base code part2 2018-08-08 16:14:42 +08:00
SparcMCInstLower.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcRegisterInfo.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcRegisterInfo.h upload android base code part2 2018-08-08 16:14:42 +08:00
SparcRegisterInfo.td upload android base code part2 2018-08-08 16:14:42 +08:00
SparcSchedule.td upload android base code part2 2018-08-08 16:14:42 +08:00
SparcSubtarget.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcSubtarget.h upload android base code part2 2018-08-08 16:14:42 +08:00
SparcTargetMachine.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcTargetMachine.h upload android base code part2 2018-08-08 16:14:42 +08:00
SparcTargetObjectFile.cpp upload android base code part2 2018-08-08 16:14:42 +08:00
SparcTargetObjectFile.h upload android base code part2 2018-08-08 16:14:42 +08:00
SparcTargetStreamer.h upload android base code part2 2018-08-08 16:14:42 +08:00

To-do
-----

* Keep the address of the constant pool in a register instead of forming its
  address all of the time.
* We can fold small constant offsets into the %hi/%lo references to constant
  pool addresses as well.
* When in V9 mode, register allocate %icc[0-3].
* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
  not clear how to write a pattern for this though:

float %t1(int %a, int* %p) {
        %C = seteq int %a, 0
        br bool %C, label %T, label %F
T:
        store int 123, int* %p
        br label %F
F:
        ret float undef
}

codegens to this:

t1:
        save -96, %o6, %o6
1)      subcc %i0, 0, %l0
1)      bne .LBBt1_2    ! F
        nop
.LBBt1_1:       ! T
        or %g0, 123, %l0
        st %l0, [%i1]
.LBBt1_2:       ! F
        restore %g0, %g0, %g0
        retl
        nop

1) should be replaced with a brz in V9 mode.

* Same as above, but emit conditional move on register zero (p192) in V9
  mode.  Testcase:

int %t1(int %a, int %b) {
        %C = seteq int %a, 0
        %D = select bool %C, int %a, int %b
        ret int %D
}

* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling
  with the Y register, if they are faster.

* Codegen bswap(load)/store(bswap) -> load/store ASI

* Implement frame pointer elimination, e.g. eliminate save/restore for
  leaf fns.
* Fill delay slots

* Use %g0 directly to materialize 0. No instruction is required.